

# Verilog HDL Design, Simulation & Synthesis of an Event Detector in Verilog HDL

Video Lecture – Circuit Design Link

Video Lecture – Verilog Design <u>Link</u>



- ☐ Event Detector (Explanation)
- ☐ Circuit Diagram
- ☐ Verilog HDL Design
- ☐ Synthesizing the Design
- ☐ Test Bench Design
- ☐ Analysing Simulation Waveforms







Figure #01: Event Detector Block Diagram

Figure #02: Event Detector Waveform



2 Scenarios: The data\_in can be Async OR Sync to the CLK1 Domain

Sync Data Input –













Verilog HDL Design and Test-Bench Simulation:

We will be using **EDA Playground (https://www.edaplayground.com)** to design Fixed Priority Round Robin Arbiter in Verilog HDL.

Synthesis using Open Source Synthesis Tool: Yosys (Available in EDA Playgound)

Simulation using Open Source Simulation Tool: Riviera (Available in EDA Playground)

Verilog Project Link(No Input Data Synchronization)

Verilog Project Link(With Input Data Synchronization)



If you find the content valuable, Please do not forget to hit the **b**utton.

Also, please do subscribe my YouTube channel and enable the notification to get notified for next such designs I would appreciate your suggestions, any queries and any digital design you would like to understand starting from circuit to HDL design. Please write them down in the comment section !!!

Thank You!!!